//===-- RISCVInstrInfoZclsd.td -----------------------------*- tablegen -*-===// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// // // This file describes the RISC-V instructions from the standard 'Zclsd', // Compressed Load/Store pair instructions extension. // //===----------------------------------------------------------------------===// //===----------------------------------------------------------------------===// // Instruction Class Templates //===----------------------------------------------------------------------===// def GPRPairNoX0RV32Operand : AsmOperandClass { let Name = "GPRPairNoX0RV32"; let ParserMethod = "parseGPRPair"; let PredicateMethod = "isGPRPairNoX0"; let RenderMethod = "addRegOperands"; } def GPRPairNoX0RV32 : RegisterOperand { let ParserMatchClass = GPRPairNoX0RV32Operand; } def GPRPairCRV32Operand : AsmOperandClass { let Name = "GPRPairCRV32"; let ParserMethod = "parseGPRPair"; let PredicateMethod = "isGPRPairC"; let RenderMethod = "addRegOperands"; } def GPRPairCRV32 : RegisterOperand { let ParserMatchClass = GPRPairCRV32Operand; } //===----------------------------------------------------------------------===// // Instructions //===----------------------------------------------------------------------===// let Predicates = [HasStdExtZclsd, IsRV32], DecoderNamespace = "ZcOverlap" in { def C_LDSP_RV32 : CStackLoad<0b011, "c.ldsp", GPRPairNoX0RV32, uimm9_lsb000>, Sched<[WriteLDD, ReadMemBase]> { let Inst{4-2} = imm{8-6}; } def C_SDSP_RV32 : CStackStore<0b111, "c.sdsp", GPRPairRV32, uimm9_lsb000>, Sched<[WriteSTD, ReadStoreData, ReadMemBase]> { let Inst{9-7} = imm{8-6}; } def C_LD_RV32 : CLoad_ri<0b011, "c.ld", GPRPairCRV32, uimm8_lsb000>, Sched<[WriteLDD, ReadMemBase]> { bits<8> imm; let Inst{12-10} = imm{5-3}; let Inst{6-5} = imm{7-6}; } def C_SD_RV32 : CStore_rri<0b111, "c.sd", GPRPairCRV32, uimm8_lsb000>, Sched<[WriteSTD, ReadStoreData, ReadMemBase]> { bits<8> imm; let Inst{12-10} = imm{5-3}; let Inst{6-5} = imm{7-6}; } }// Predicates = [HasStdExtZclsd, IsRV32], DecoderNamespace = "ZcOverlap" //===----------------------------------------------------------------------===// // Assembler Pseudo Instructions //===----------------------------------------------------------------------===// let Predicates = [HasStdExtZclsd, IsRV32] in { def : InstAlias<"c.ld $rd, (${rs1})", (C_LD_RV32 GPRPairCRV32:$rd, GPRCMem:$rs1, 0), 0>; def : InstAlias<"c.sd $rs2, (${rs1})", (C_SD_RV32 GPRPairCRV32:$rs2, GPRCMem:$rs1, 0), 0>; def : InstAlias<"c.ldsp $rd, (${rs1})", (C_LDSP_RV32 GPRPairNoX0RV32:$rd, SPMem:$rs1, 0), 0>; def : InstAlias<"c.sdsp $rs2, (${rs1})", (C_SDSP_RV32 GPRPairRV32:$rs2, SPMem:$rs1, 0), 0>; } //===----------------------------------------------------------------------===// // Compress Instruction tablegen backend. //===----------------------------------------------------------------------===// let Predicates = [HasStdExtZclsd, IsRV32] in { def : CompressPat<(LD_RV32 GPRPairNoX0RV32:$rd, SPMem:$rs1, uimm9_lsb000:$imm), (C_LDSP_RV32 GPRPairNoX0RV32:$rd, SPMem:$rs1, uimm9_lsb000:$imm)>; def : CompressPat<(SD_RV32 GPRPairRV32:$rs2, SPMem:$rs1, uimm9_lsb000:$imm), (C_SDSP_RV32 GPRPairRV32:$rs2, SPMem:$rs1, uimm9_lsb000:$imm)>; def : CompressPat<(LD_RV32 GPRPairCRV32:$rd, GPRCMem:$rs1, uimm8_lsb000:$imm), (C_LD_RV32 GPRPairCRV32:$rd, GPRCMem:$rs1, uimm8_lsb000:$imm)>; def : CompressPat<(SD_RV32 GPRPairCRV32:$rs2, GPRCMem:$rs1, uimm8_lsb000:$imm), (C_SD_RV32 GPRPairCRV32:$rs2, GPRCMem:$rs1, uimm8_lsb000:$imm)>; } // Predicates = [HasStdExtZclsd, IsRV32]